Analyse et caractérisation des couplages substrat et de la connectique dans les circuits 3D [ Livre] : vers des modèles compacts / Fengyuan Sun
Langue : anglais.Publication : Saint-Denis : Connaissances et savoirs, impr. 2018, cop. 2016, 27-Mesnil-sur-l'Estrée : Impr. CPI Firmin-DidotDescription : 1 volume de 175 pages : illustré en couleur, couverture illustrée en couleur ; 24 cmISBN : 9782753903296.Dewey : 621.395, 23Classification : Résumé : The proposal of doubling the number of transistors on an IC chip (with minimum costs and subtle innovations) every 24 months by Gordon Moore in 1965 (the so-called called Moore's law) has been the most powerful driver for the emphasis of the microelectronics industry in the past 50 years. This law enhances lithography scaling and integration, in 2D, of all functions on a single chip, increasingly through system-on-chip (SOC). On the other hand, the integration of all these functions can be achieved through 3D integrations . Generally speaking, 3D integration consists of 3D IC packaging, 3D IC integration, and 3D Si integration. They are different and mostly the TSV (through-silicon via) separates 3D IC packaging from 3D IC/Si integrations since the latter two uses TSVs, but 3D IC packaging does not. TSV (with a new concept that every chip or interposer could have two surfaces with circuits) is the heart of 3D IC/Si integrations. Continued technology scaling together with the integration of disparate technologies in a single chip means that device performance continues to outstrip interconnect and packaging capabilities, and hence there exist many difficult engineering challenges, most notably in power management, noise isolation, and intra and inter-chip communication. 3D Si integration is the right way to go and compete with Moore's law (more than Moore versus more Moore). However, it is still a long way to go. In this book, Fengyuan SUN proposes new substrate network extraction techniques. Using this latter, the substrate coupling and loss in IC's can be analyzed. He implements some Green/TLM (Transmission Line Matrix) algorithms in MATLAB. It permits to extract impedances between any number of embedded contacts or/and TSVS. He does investigate models of high aspect ratio TSV, on both analytical and numerical methods electromagnetic simulations. This model enables to extract substrate and TSV impedance, S parameters and parasitic elements, considering the variable resistivity of the substrate. It is full compatible with SPICE-like solvers and should allow an investigation in depth of TSV impact on circuit performance.Note d thèse : .Sujet - Nom commun: 7356Type de document | Site actuel | Cote | Statut | Notes | Date de retour prévue |
---|---|---|---|---|---|
Livre | Bibliothèque Universitaire Mohamed Sekkat 2ème étage | 621.395 SUN (Parcourir l'étagère) | Exclu du prêt | New 2019 |
Survol Bibliothèque Universitaire Mohamed Sekkat Étagères , Localisation : 2ème étage Fermer le survol d'étagère
621.392 WEB Le langage VHDL | 621.395 MAR La boîte à outils Arduino | 621.395 SPA Arduino | 621.395 SUN Analyse et caractérisation des couplages substrat et de la connectique dans les circuits 3D | 621.395 TAV Arduino | 621.395 TAV Microcontroleurs | 621.398 1 LOH Transmissions et réseaux |
Bibliographie pages 165-174. Résumé en français
Texte remanié de Thèse de doctorat Électronique Lyon,Institut national des sciences appliquées 2013
The proposal of doubling the number of transistors on an IC chip (with minimum costs and subtle innovations) every 24 months by Gordon Moore in 1965 (the so-called called Moore's law) has been the most powerful driver for the emphasis of the microelectronics industry in the past 50 years. This law enhances lithography scaling and integration, in 2D, of all functions on a single chip, increasingly through system-on-chip (SOC).
On the other hand, the integration of all these functions can be achieved through 3D integrations . Generally speaking, 3D integration consists of 3D IC packaging, 3D IC integration, and 3D Si integration. They are different and mostly the TSV (through-silicon via) separates 3D IC packaging from 3D IC/Si integrations since the latter two uses TSVs, but 3D IC packaging does not. TSV (with a new concept that every chip or interposer could have two surfaces with circuits) is the heart of 3D IC/Si integrations.
Continued technology scaling together with the integration of disparate technologies in a single chip means that device performance continues to outstrip interconnect and packaging capabilities, and hence there exist many difficult engineering challenges, most notably in power management, noise isolation, and intra and inter-chip communication. 3D Si integration is the right way to go and compete with Moore's law (more than Moore versus more Moore).
However, it is still a long way to go. In this book, Fengyuan SUN proposes new substrate network extraction techniques. Using this latter, the substrate coupling and loss in IC's can be analyzed. He implements some Green/TLM (Transmission Line Matrix) algorithms in MATLAB. It permits to extract impedances between any number of embedded contacts or/and TSVS. He does investigate models of high aspect ratio TSV, on both analytical and numerical methods electromagnetic simulations.
This model enables to extract substrate and TSV impedance, S parameters and parasitic elements, considering the variable resistivity of the substrate. It is full compatible with SPICE-like solvers and should allow an investigation in depth of TSV impact on circuit performance
Il n'y a pas de commentaire pour ce document.